

Exploring Electrical and Thermal Properties of Surrounding Gate FETs and FinFET Transistors: Insights from Simulation and Experimentation

Zina Guesmi, Faouzi Nasri and Sayed Missaoui

EasyChair preprints are intended for rapid dissemination of research results and are integrated with the rest of EasyChair.

April 25, 2024

# Exploring Electrical and Thermal Properties of Surrounding Gate FETs and FinFET Transistors: Insights from Simulation and Experimentation

1st Zina GUESMI

Higher Institute of Applied Sciences and Technology of Kasserine Kairouan University, Tunisia Faculty of Science of Monastir 5019, Tunisia zinaguesmi123@gmail.com 2<sup>nd</sup> Faouzi NASRI Laboratory of thermal processes CRTEn, Tunisia and with Research Center for Microelectronics and Nanotechnology Sousse, Tunisia nasrifaouzi90@yahoo.fr 3<sup>rd</sup> Sayed MISSAOUI

LR99ES16 Physics Laboratory of Soft Matter and Electromagnetic Modeling University of Tunis Elmanar, Faculty of Science of Tunis 2092, Tunisia sayed.elmissaoui@gmail.com

Abstract—Surrounding Gate FETs and FinFET transistors are interesting options for semiconductor technology, and this study looks into their electrical and thermal properties. We have produced encouraging simulation findings that agree well with both experimental and numerical data, using an electrothermal model that integrates the new Stephan-Boltzmann model, the enhanced Ballistic-Diffusive model, and the enhanced Drift-Diffusion model. Further examination of the Surrounding Gate FET indicates the appearance of phonon radiation effects when the channel length is reduced to 10 nm.

*Index Terms*—FET Surrounding Gate, FinFET transistors, electrical and thermal behavior, electrothermal model, phonon radiation effect.

## I. INTRODUCTION

For low-power applications, complementary metal-oxide semiconductor (CMOS) circuits have become the technology of choice [1]. According to forecasts made by the International Roadmap for Devices and Systems (IRDS) [2], CMOS technology will have reached its limit since its birth in 1963 [3]. This is projected to happen by 2034. Alternative architectural approaches have the potential to maintain Moore's law in light of the approaching end of metal-oxide semiconductor field-effect transistor (MOSFET) technology [4]. Fin Field-Effect Transistors (FinFETs) have been identified as promising prospects among these, with progress in the semiconductor industry slowing down at the 10-nm node [5].

Nevertheless, additional scaling presents a number of technical difficulties that need to be resolved [6], [8], [13]. It is necessary to lower the heat generation rate in comparison to MOSFET transistors. Thinner fins must be used to provide good electrostatics, however this can reduce carrier mobility relative to MOSFET devices and result in large threshold voltage changes. In parallel, Surrounding Gate (SG) FET transistors have been implemented to improve electrostatics and channel widths while reducing the impacts of small channels [9], [11], [12], [14]. Moreover, by adjusting the surrounding gate widths, SG FET transistors can be vertically integrated to save space in integrated circuits and modify the transfer characteristics [12].

The electrical performance of FinFETs and SG FETs has been extensively studied [13]–[15]. Nevertheless, only a small number of research works have created models to forecast heat transfer and phonon transport in nano FET devices [16]– [18]. Finding the highest working temperature that doesn't negatively impact the transistors' electrical responsiveness is the main goal of phonon transport in FinFETs and SG FETs.

Thus, the Finite Element Method was used to computationally investigate the electrothermal performances of the FinFETs and SG FETs. After FinFET and SG FET structural investigations, a mathematical method based on an electrothermal model was introduced. Furthermore, based on experimental and numerical studies, the transfer and output properties of FinFETs and SG FETs with various channel lengths were examined and verified [19]–[21].

## II. MATHEMATICAL MODEL

To account for electron transport in the quasi-ballistic regime, the drift-diffusion model must be adjusted. In the macro/microscale domain, electron mobility remains constant, and this is essentially how the alteration is accomplished. In our instance, we created a model of effective electron mobility that is dependent on the electric field and gate bias. [24] provides the effective electron mobility model.

$$\frac{1}{\mu_{eff}} = \frac{1}{\mu_0} \left( \frac{1}{\theta_1 \left( V_{gs} - V_{th} \right)} + \frac{1}{\theta_2 \left( V_{gs} - V_{th} \right)^2} \right)$$
(1)

where  $\theta_1$  and  $\theta_2$  are fitting parameters that represent the mobility degradation owing to surface roughness scattering and phonon scattering, respectively, and  $\mu_0$  is the low field effective mobility.

An effective electron mobility model was implemented in the D-D model. The calibrated D-D model given by the Poisson equation and the electron and hole equations is as follows:

$$\nabla \left( \varepsilon \nabla V \right) = -q \left( p - n + N_D - N_A \right) \tag{2}$$

$$\frac{\partial n}{\partial t} = \frac{1}{q} \nabla \left( -qn\mu_{eff} \nabla V \right) - \left( R - G \right) \tag{3}$$

$$\frac{\partial p}{\partial t} = -\frac{1}{q} \nabla \left( -qp\mu_p \nabla V \right) - \left( R - G \right) \tag{4}$$

where  $\varepsilon$  is the electrical permittivity, V is the electrical potential, q is the elementary charge, n and p are the electron and hole concentrations, respectively,  $N_D$  and  $N_A$  are the donor and acceptor concentrations, respectively, and (R-G) represents the generation recombination rate.

It becomes difficult to anticipate the heat conduction inside the nanotransistors due to this complicated heat transfer problem. The Joule effect and ballistic transport of phonons in the channel region of FET devices control the process of heat conduction. The following is how these two source terms are expressed:

$$Q = J.E + (R - G).(E_q + 3K_BT)$$
(5)

The electric field and current density, which are concentrated inside and on the borders of the channel region, are the primary factors that determine the Joule effect.

The heat transfer regime becomes quasi-ballistic when the mean free path exceeds the characteristic length. The local heat flux is assumed to be radiative and is defined as [25]:

$$q_b = \sigma T^2 \tag{6}$$

where  $\sigma$  is the Stephan–Boltzmann constant.

The classical ballistic-diffusive equation (BDE) could be written as follows [1]:

$$\tau_R \frac{\partial^2 T_m(r,t)}{\partial t^2} + \frac{\partial T_m(r,t)}{\partial t} = \frac{k_{eff}}{C} \nabla \nabla T_m(r,t) - \frac{1}{C} \nabla q_b(r,t) + \frac{Q}{C} + \frac{\tau_R}{C} \frac{\partial Q}{\partial t}$$
(7)

Combining equations (5 and 6) in Eq. 7, we obtain the new enhanced BDE model can be rewritten as follows:

$$\tau_R \frac{\partial^2 T(r,t)}{\partial t^2} + \frac{\partial T(r,t)}{\partial t} = \frac{k_{eff}}{C} \Delta T(r,t) - \frac{1}{C} \sigma . \nabla T^2 + \frac{(J.E + (R-G).(E_g + 3K_B T))}{C}$$
(8)

The is the effective thermal conductivity  $k_{eff}$  is given as follows:

$$k_{eff}(Kn) = k \left[ 1 - \frac{2Kn \times \tanh(1/2Kn)}{1 + C_B \times \tanh(1/2Kn)} \right]$$
(9)

where  $\tau_R$  is the relaxation time due to resistive collisions, C is volumetric heat capacity,  $Kn = \frac{\Lambda}{L}$  is the Knudsen number,  $\Lambda$  is the phonon mean free path and L is the channel length of the proposed transistors, and  $C_B$  is constant which depends on the specularity parameter [26].

## III. STRUCTURE TO MODEL

In this study the devices that have been investigated are two state of the art transistors (FinFETs and SG FETs). The given electro-thermal investigation is based on numerical and experimental data's [19]–[21]. The main dimensions and doping values can be seen in Table I. The two schematic view of the studied devices are shown in Figure 1.



Fig. 1. schematic structure of SGT and FinFETs structure [22].

A schematic depiction of the FinFET investigated structures and the SGT transistor is presented in Figure 1. Here, we shall contrast experimental and numerical data with the transfer and output characteristics of the two specified architectures (with varying channel lengths). Additionally, we will look into how the temperature distribution inside the devices under study is affected by the channel length.

For foundry operations at 10 nm, 16 nm, and 50 nm, several channel lengths have been published; nonetheless, these numbers are considered as example. Different semiconductor foundries use different methods to quantify gate length in different nodes.

A gate length of 15 nm, for example, was published by IBM at Node 7 [23]. At the same node, TSMC claimed an effective gate length of 15 nm, hence our gate length is less than 15 nm. Initially, we looked into gate lengths of 10 nm, 16 nm, and 50 nm for various topologies in this study. Following the electrical model's validation, we looked at how gate length affected the thermal response of FinFET and SG-FET.

TABLE I MAIN PARAMETERS USED IN OUR SIMULATION

|                       | FinFET             | SGFET              |
|-----------------------|--------------------|--------------------|
| $L_g(nm)$             | 10                 | 10                 |
| $H_{Fin}(nm)$         | 24                 | 24                 |
| $W_{Fin}(nm)$         | 6.5                | 10                 |
| EOT(nm)               | 0.78               | 0.78               |
| $N_{sub}(cm^{-3})$    | $1 \times 10^{17}$ | $1 \times 10^{17}$ |
| $N_{subFin}(cm^{-3})$ | $5 \times 10^{18}$ | $5 \times 10^{18}$ |
| $N_{Fin}(cm^{-3})$    | $1 \times 10^{15}$ | $1 \times 10^{15}$ |
| $N_{S/D}(cm^{-3})$    | $2 \times 10^{20}$ | $2 \times 10^{20}$ |
| S/D(nm/dec)           | 1                  | 1                  |

## **RESULTS AND DISCUSSIONS**

A numerical simulation was conducted to verify the validity of the proposed electrical model. The devices used in the electrical simulation were a 50 nm SG FET and a FinFET device with channel lengths of 50 nm.



Fig. 2. Output characteristics comparison of SGT device with measured data [21].



Fig. 3. Transfer characteristics comparison with measurement and TCAD simulation of 50 nm SGT transistor

The drain current-drain voltage of the surrounding gate transistor, as provided by our suggested electrical model, is compared with actual data at  $V_{GS}$ =3V from [21] in Figure 2.

The model calculations (red line) and the experimental results (black line), as depicted in the image, agreed well.

The  $I_{DS}-V_{GS}$  characteristics of the 50 nm Surrounding Gate FET at  $V_{DS}=1.2V$  are displayed in Figure 3. The suggested model is in agreement with TCAD simulation [20], as illustrated in this figure.



Fig. 4. Comparison heat flux along the channel region of the SGT device at t=50ns and  $V_{DS}=V_{GS}=1V$  with different channel region.



Fig. 5. Comparison of SG FET temperature at t = 50ns for LC=50nm and  $V_{DS}=V_{GS}=1V$ , depicting the evolution within the channel region of the SG FET and FinFET at  $V_{DS}=V_{GS}=1V$ .

In a comparative analysis of heat flux along the channel region of the SGT device at t=50ns and  $V_{DS}=V_{GS}=1V$  with varying channel lengths, it becomes evident from a thermal standpoint that the SGT transistor demonstrates pronounced temperature and heat flux distributions particularly when the channel length is 10 nm, as opposed to  $L_C=16$  and 50 nm (see Figure 4).

Figure 5 provides a comparison of the temperature in SG FETs at t = 50ns for a channel length LC = 50 nm, with VDS=VGS=1V.

The data in the figure indicates that the temperature increases as the channel length decreases. Furthermore, we observed temperature variations from 0 to 35ns. This observation confirms that the temporal response of electron transport decreases with an increase in channel length.

## CONCLUSION

Using a novel mathematical approach, this work reports on the electrical and thermal performance of FinFETs and surrounding gate FET devices with varying channel lengths. The outcomes achieved with the suggested electrical model are in good agreement with other simulation findings as well as experimental data. We connected the new Stefan–Boltzmann model with an improved D-D model and the BDE model for the first time. When considering the S-G transistor from a thermal perspective, we can say that, in contrast to  $L_C$ =16 and 50 nm, it has a significant temperature and heat flux distribution at a channel length of 10 nm.

## REFERENCES

- NASRI, Faouzi, GLAYED, Sirine, JABA, Nejeh, et al. Elucidating the electrical performance and thermal stability in14-nm FinFETs CMOS technology. Micro and Nanostructures, 2022, vol. 164, p. 107163.
- [2] Medlar, Michael P. and Edward Hensel. "Transient 3-D Thermal Simulation of a Fin-FET Transistor with Electron-Phonon Heat Generation, Three Phonon Scattering, and Drift with Periodic Switching." Journal of Heat Transfer (2022): n. pag.
- [3] HOEFFLINGER, Bernd. Irds—international roadmap for devices and systems, rebooting computing, s3s. NANO-CHIPS 2030: On-Chip AI for an Efficient Data-Driven World, 2020, p. 9-17.
- [4] Kim, Soohyun, Jungchun Kim, Doyoung Jang, Romain Ritzenthaler, Bertrand Parvais, Jérôme Mitard, Hans Mertens, Thomas Chiarella, Naoto Horiguchi and Jae Woo Lee. "Comparison of Temperature Dependent Carrier Transport in FinFET and Gate-All-Around Nanowire FET." Applied Sciences (2020): n. pag.
- [5] Rezgui, Houssem, Faouzi Nasri, Abdessalem Ben Haj Ali and AmenAllah Guizani. "Analysis of the Ultrafast Transient Heat Transport in Sub 7-nm SOI FinFETs Technology Nodes Using Phonon Hydrodynamic Equation." IEEE Transactions on Electron Devices 68 (2021): 10-16.
- [6] LU, Yi-Hsien, KUO, Po-Yi, LIN, Je-Wei, et al. High-performance poly-Si thin-film transistors with L-Fin channels. IEEE electron device letters, 2011, vol. 33, no 2, p. 215-217.
- [7] WU, Yunqiu, CHI, Xu, WANG, Fang, et al. Temperature-dependent threshold voltage extraction of finfets using noise measurements. IEEE Transactions on Microwave Theory and Techniques, 2022, vol. 70, no 7, p. 3442-3451.
- [8] CHANG, Wen-Teng, LI, Meng-His, HSU, Chun-Hao, et al. Modifying threshold voltages to n-And p-Type FinFETs by work function metal stacks. IEEE Open Journal of Nanotechnology, 2021, vol. 2, p. 72-77.
- [9] KOBAYASHI, Yoshiyuki, MATSUBAYASHI, Daisuke, HONDO, Suguru, et al. Effect of Surrounded-Channel Structure on Electrical Characteristics of *c*-Axis Aligned Crystalline In–Ga–Zn–O Field-Effect Transistor. IEEE Electron Device Letters, 2015, vol. 36, no 4, p. 309-311.
- [10] FUJIWARA, Hirokazu, SATO, Yuta, SAITO, Nobuyoshi, et al. Surrounding gate vertical-channel FET with a gate length of 40 nm using BEOL-compatible high-thermal-tolerance In-Al-Zn oxide channel. IEEE Transactions on Electron Devices, 2020, vol. 67, no 12, p. 5329-5335.
- [11] VIMALA, P., BASSAPURI, Manjunath, HARSHAVARDHAN, C. R., et al. I ON/I OFF Improvement for No Junction Surrounding Gate TFET with different high-k values. In : 2021 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT). IEEE, 2021. p. 1-5.

- [12] PANDEY, Priyanka et KAUR, Harsupreet. Drain Current Model of Reconfigurable Ferroelectric Field Effect Transistor (R-Fe-FET). In : 2018 4th International Conference for Convergence in Technology (I2CT). IEEE, 2018. p. 1-5.
- [13] WU, Yunqiu, CHI, Xu, WANG, Fang, et al. Temperature-dependent threshold voltage extraction of finfets using noise measurements. IEEE Transactions on Microwave Theory and Techniques, 2022, vol. 70, no 7, p. 3442-3451.
- [14] FUJIWARA, Hirokazu, SATO, Yuta, SAITO, Nobuyoshi, et al. Surrounding gate vertical-channel FET with a gate length of 40 nm using BEOL-compatible high-thermal-tolerance In-Al-Zn oxide channel. IEEE Transactions on Electron Devices, 2020, vol. 67, no 12, p. 5329-5335.
- [15] NATARAJAN, S., AGOSTINELLI, M., AKBAR, S., et al. A 14nm logic technology featuring 2 nd-generation finfet, air-gapped interconnects, self-aligned double patterning and a 0.0588 µm 2 sram cell size. In : 2014 IEEE international electron devices meeting. IEEE, 2014. p. 3.7. 1-3.7. 3.
- [16] REZGUI, Houssem, NASRI, Faouzi, AISSA, MF Ben, et al. Study of heat dissipation mechanism in nanoscale MOSFETs using BDE model. In : Green electronics. London, UK : IntechOpen, 2018. p. 15.
- [17] NASRI, Faouzi, AISSA, Mohamed Fadhel Ben, et BELMABROUK, Hafedh. Nanoheat conduction performance of black phosphorus fieldeffect transistor. IEEE Transactions on Electron Devices, 2017, vol. 64, no 6, p. 2765-2769.
- [18] REZGUI, Houssem, NASRI, Faouzi, ALI, Abdessalem Ben Haj, et al. Analysis of the ultrafast transient heat transport in sub 7-nm SOI FinFETs technology nodes using phonon hydrodynamic equation. IEEE Transactions on Electron Devices, 2020, vol. 68, no 1, p. 10-16.
- [19] ESPINEIRA, G., NAGY, D., INDALECIO, G., et al. Impact of gate edge roughness variability on FinFET and gate-all-around nanowire FET. IEEE Electron Device Letters, 2019, vol. 40, no 4, p. 510-513.
- [20] VASHISHTHA, Vinay et CLARK, Lawrence T. Comparing bulk-Si FinFET and gate-all-around FETs for the 5nm technology node. Microelectronics Journal, 2021, vol. 107, p. 104942.
- [21] HAN, Jin-Woo, KIM, Jungsik, BEERY, Dafna, et al. Surround gate transistor with epitaxially grown Si pillar and simulation study on soft error and rowhammer tolerance for DRAM. IEEE Transactions on Electron Devices, 2021, vol. 68, no 2, p. 529-534.
- [22] DAS, Rajashree et BAISHYA, Srimanta. Analytical modelling of electrical parameters and the analogue performance of cylindrical gate-allaround FinFET. Pramana, 2019, vol. 92, p. 1-10.
- [23] XIE, Ruilong, MONTANINI, Pietro, AKARVARDAR, Kerem, et al. A 7nm FinFET technology featuring EUV patterning and dual strained high mobility channels. In : 2016 IEEE international electron devices meeting (IEDM). IEEE, 2016. p. 2.7. 1-2.7. 4.
- [24] NASRI, Fouazi, REKIK, Najeh, FAROOQ, Umer, et al. Estimating the performance of SOI FinFET transistor using electro-thermal formulation in conjunction with the quasi-ballistic effective electron mobility approach. Micro and Nanostructures, 2022, vol. 166, p. 207229.
- [25] LUCCHESI, Christophe, VAILLON, Rodolphe, et CHAPUIS, P.-O. Temperature dependence of near-field radiative heat transfer above room temperature. Materials Today Physics, 2021, vol. 21, p. 100562.
- [26] REZGUI, Houssem, NASRI, Faouzi, AISSA, Mohamed Fadhel Ben, et al. Modeling thermal performance of nano-GNRFET transistors using ballistic-diffusive equation. IEEE Transactions on Electron Devices, 2018, vol. 65, no 4, p. 1611-1616.